# Technika mikroprocesorowa I Studia niestacjonarne rok II Wykład 2

#### Literatura:

www.zilog.com ,,Z80 Family, CPU User Manual"



Z80 Family

CPU User Manual

User Manual

UM008005-0205

### Cykle magistrali w mikroprocesorze Z80

- -odczyt kodu rozkazu,
- -odczyt-zapis pamięci,
- -odczyt-zapis urządzenia we-wy,
- -cykl oddania magistrali,
- -cykl przyjęcia przerwania maskowalnego,
- -cykl przyjęcia przerwania niemaskowalnego,
- -wyjście z rozkazu HALT.



Pobranie kodu rozkazu z pamięci

## Cykl odczytu i zapisu pamięci



### Cykl odczytu i zapisu urządzeń we-wy



## Cykl oddania magistrali



## Cykl przyjęcia przerwania maskowalnego



## Cykl przyjęcia przerwania niemaskowalnego



## Wyjście z rozkazu HALT



### System przerwań mikroprocesora Z80

Z80 posiada dwa wejścia zgłaszania przerwań:

NMI- przerwanie niemaskowalne,

**INT**- przerwanie maskowalne (odmaskowanie rozkazem EI (enable Ibterrupt), zamaskowanie rozkazem DI (Disable Interrupt).

#### **Przerwanie NMI**

Przerwanie jest aktywne opadającym zboczem na wejściu NMI.

Pojawienie się ujemnego zbocza (przejście z "1" na "0"), powoduje:

- -złożenie na stosie adresu powrotu do programu głównego,
- -załadowanie do PC adresu 0066h (stały adres obsługi przerwania niemaskowalnego).

### Tryby przyjęcia przerwania maskowalnego:

W mikroprocesorze Z80 są 3 tryby przyjmowania przerwania maskowalnego, przełączane rozkazem IMx (Interrupt Mode x-numer modu).

W architekturze wewnętrznej mikroprocesora Z80 istnieją dwa przerzutniki flip-flop odpowiedzialne za aktywację obsługi przerwań maskowalnych. Noszą nazwę odpowiednio: **IFF1 i IFF2**.

**IFF1**- włącza i wyłącza obsługę przerwań maskowalnych (jest maską przerwań maskowalnych, po RESET- zerowany),

IFF2 -stanowi tymczasowe miejsce przechowywania stanu maski przerwań (stanu przerzutnika- IFF1 jest przepisywany do IFF2), po RESET IFF1 i IFF2 są zerowane.

Gdy pojawi się przerwanie **niemaskowalne** (**wyższy priorytet**), stan maski przerwań IFF1 jest zapamiętywany w rejestrze bitowym IFF2. Zdekodowanie rozkazu powrotu z przerwania niemaskowalnego NMI (RETN) powoduje odtworzenie stanu IFF1 na podstawie IFF2.

**Tryb 0-** odpowiada reakcji na przerwania mikroprocesora 8080. W tym trybie urządzenie przerywające, w cyklu akceptacji przerwania, umieszcza na magistrali danych dowolną instrukcję, a mikroprocesor ją wykonuje. Dedykowaną instrukcją jest rozkaz restartu **RST n** (n:0-7). Instrukcja ta powoduje złożenie na stosie adresu powrotu i skok do procedury obsługi zależny od numeru restartu:

n=0 adres 0000h

n=1 adres 0008h

n=2 adres 0010h

n=3 adres 0018h

n=4 adres 0020h

n=5 adres 0028h

n=6 adres 0030h

n=7 adres 0038h

**Tryb 1-** w tym trybie mikroprocesor reaguje na przerwanie przez wykonanie procedury obsługi od adresu **0038H** (**po złożeniu na stosie** . Zatem reakcja jest identyczna jak reakcja na przerwanie niemaskowalne, w którym adresem wywoływanym jest adres **0066H**.

**Tryb 2-** jest najbardziej elastycznym trybem reakcji na przerwanie. W tym trybie programista tworzy tablicę 16-bitowych adresów startowych dla każdej procedury obsługi przerwania. Tablica ta może być umieszczona w dowolnym miejscu w pamięci (decyduje o tym zawartość rejestru I). Gdy przerwanie zostanie przyjęte, urządzenie zgłaszające wystawia na magistrali danych 8-mio bitową, mniej znaczącą, zawsze parzystą część 16-bitowego wskaźnika, w celu pobrania z tablicy adresu startowego obsługi przerwania. W związku z powyższym tryb 2 dopuszcza tylko 128 rozróżnialnych źródeł przerwania.

#### Tryby adresacji w mikroprocesorze Z80

#### Mikroprocesor Z80 realizuje następujące tryby adresowania:

- -natychmiastowy argument bezpośrednio za kodem operacji (LD A,0F
   załaduj do akumulatora liczbę 0F),
- **-bezpośredni** dwubajtowy adres argumentu znajduje się w pamięci bezpośrednio za kodem operacji (LD A,(700) załaduj do akumulatora zawartość komórki pamięci o adresie 0700),
- **-pośredni rejestrowy** dwubajtowy adres argumentu znajduje się w parze rejestrów BC, DE, HL lub SP (LD A,(BC) –załaduj do akumulatora zawartość komórki pamięci o adresie zawartym w parze rejestrów BC),
- -indeksowy- dwubajtowy adres argumentu tworzony jest jako suma zawartości jednego z rejestrów indeksowych IX lub IY i jednobajtowego przesunięcia w kodzie U2 zapisanego za kodem operacji; np. LD A,(IX+8) załaduj do akumulatora zawartość komórki pamięci o adresie zawartym w reiestrze IX zwiekszonym o 8:

- -względny- tryb wykorzystywany tylko przez rozkaz skoku względnego JR zawartość rejestru PC jest modyfikowana przez dodanie jednobajtowego przesunięcia w kodzie U2 umieszczonego w pamięci za kodem operacji skoku;,
- **-rejestrowy** argument znajduje się w jednym z rejestrów lub w parze rejestrów (w przypadku argumentu 16-bitowego); np. ADD IX,SP dodaj do zawartości rej. IX wartość rej SP;
- -strony zerowej, pojedynczych bitów i implikowany dotyczą małej liczby rozkazów sterujących (np. RST 8 wywołanie podprogramu pod adresem 8), logicznych-operacje na pojedynczych bitach (np. RES 0,A skasowanie bitu 0 w akumulatorze) oraz rozkazów dla których jednoznacznie określone jest położenie argumentu (np. DAA korekcja dziesiętna akumulatora po operacjach arytmetycznych).

# Lista rozkazów mikroprocesora Z80

#### Instrukcje przesyłania danych (8-mio bitowych)

LD r, r'

Operation:  $r, \leftarrow r'$ 

Op Code: LD

Operands: r, r'

|   | 0 | 1 | • | – r – | <b>~</b> | • | – r' – | - |
|---|---|---|---|-------|----------|---|--------|---|
| ı |   |   |   |       |          |   |        |   |

**Description:** The contents of any register r' are loaded to any other register r. r, r'

identifies any of the registers A, B, C, D, E, H, or L, assembled as follows

in the object code:

| Register | r, C     |          |
|----------|----------|----------|
| A        | 111      |          |
| В        | 000      |          |
| C        | 001      |          |
| D        | 010      |          |
| E        | 011      |          |
| H        | 100      |          |
| L        | 101      |          |
| M Cycles | T States | MHz E.T. |
| 1        | 4        | 1.0      |

Prześlij zawartość rejestru r' do rejestru r

LD r,n

Operation:  $r \leftarrow n$ 

Op Code: LD

Operands: r, n

| 0          | 0 | <b>+</b> | – r – | <b>A</b> | 1 | 1 | 0 |
|------------|---|----------|-------|----------|---|---|---|
| <b>→</b> — |   |          | — r   | า<br>    |   |   | • |

**Description:** The 8-bit integer n is loaded to any register r, where r identifies register A, B, C, D, E, H, or L, assembled as follows in the object code:

| Register | r        |       |
|----------|----------|-------|
| A        | 111      |       |
| В        | 000      |       |
| C        | 001      |       |
| D        | 010      |       |
| E        | 011      |       |
| Н        | 100      |       |
| L        | 101      |       |
| M Oveles | T Ctataa | 4 841 |

M Cycles T States 4 MHz E.T. 2 7 (4, 3) 1.75

Wpisz do rejestru r liczbę 8-mio bitową n

LD r, (HL)

Operation:  $r \leftarrow (HL)$ 

Op Code: LD

Operands: r, (HL)

| 0 | 1 | • | – r – | <b>A</b> | 1 | 1 | 0 |  |
|---|---|---|-------|----------|---|---|---|--|
|---|---|---|-------|----------|---|---|---|--|

**Description:** The 8-bit contents of memory location (HL) are loaded to register r,

where r identifies register A, B, C, D, E, H, or L, assembled as follows in

the object code:

| Register | r        |            |
|----------|----------|------------|
| A        | 111      |            |
| В        | 000      |            |
| С        | 001      |            |
| D        | 010      |            |
| E        | 011      |            |
| Н        | 100      |            |
| L        | 101      |            |
| M Cycles | T States | 4 MHz E.T. |
| 2        | 7(4,3)   | 1.75       |

Załaduj do rejestru r zawartość komórki pamięci o adresie zawartym w HL

LD r, (IX+d)

**Operation:**  $r \leftarrow (IX+d)$ 

Op Code: LD

Operands: r, (IX+d)

| 1        | 1 | 0 | 1     | 1 | 1 | 0 | 1 | DD |
|----------|---|---|-------|---|---|---|---|----|
| 0        | 1 | 4 | - r - | - | 1 | 1 | 0 |    |
| <b>—</b> |   |   |       | d |   |   | - |    |

**Description:** The operand (IX+d), (the contents of the Index Register IX summed with a two's complement displacement integer d) is loaded to register r, where r identifies register A, B, C, D, E, H, or L, assembled as follows in the object code:

Register r Α 111 В 000  $\mathbf{C}$ 001 D 010 Ε 011 Η 100 101 M Cycles T States 4 MHz E.T. 19 (4, 4, 3, 5, 3) 2.50

Załaduj do r zawartość komórki o adresie zawartej w IX+ offset d

LD A, (DE)

Operation:  $A \leftarrow (DE)$ 

Op Code: LD

Operands: A, (DE)

| 0 0 0 1 1 0 1 0 |
|-----------------|
|-----------------|

**Description:** The contents of the memory location specified by the register pair DE are

loaded to the Accumulator.

M Cycles T States 4 MHz E.T. 2 7 (4, 3) 1.75

Condition Bits Affected: None

Załaduj do akumulatora A zawartość komórki pamięci o adresie zawartym w parze rejestrów DE

LD (BC), A

Operation:  $(BC) \leftarrow A$ 

Op Code: LD

Operands: (BC), A

| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 |
|---|---|---|---|---|---|---|---|----|
|---|---|---|---|---|---|---|---|----|

**Description:** The contents of the Accumulator are loaded to the memory location

specified by the contents of the register pair BC.

| M Cycles | T States | 4 MHz E.T. |  |  |
|----------|----------|------------|--|--|
| 2        | 7 (4, 3) | 1.75       |  |  |

Załaduj zawartość akumulatora do komórki pamięci o adresie zawartym w parze rejestrów BC

# Instrukcje przesyłania danych (16-to bitowych) LD dd, nn

Operation:  $dd \leftarrow nn$ 

Op Code: LD

Operands: dd, nn

| 0 | 0 | d | d    | 0 | 0 | 0 | 1 |
|---|---|---|------|---|---|---|---|
| 4 |   |   | – n- |   |   |   | - |
| 4 |   |   | – n- |   |   |   | - |

**Description:** The 2-byte integer nn is loaded to the dd register pair, where dd defines the BC, DE, HL, or SP register pairs, assembled as follows in the object code:

| Pair | dd |
|------|----|
| BC   | 00 |
| DE   | 01 |
| HL   | 10 |
| SP   | 11 |

The first n operand after the Op Code is the low order byte.

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 2        | 10 (4, 3, 3) | 2.50       |

Zapisz do pary rejestrów dd daną 16-to bitową nn

LD IX, nn

Operation:  $Ix \leftarrow nn$ 

Op Code: LD

Operands: IX, nn

| 1 | 1 | 0 | 1     | 1 | 1 | 0 | 1        | DD |
|---|---|---|-------|---|---|---|----------|----|
| 0 | 0 | 1 | 0     | 0 | 0 | 0 | 1        | 21 |
| + |   |   | - n-  |   |   |   | <b>+</b> |    |
| 4 |   |   | – n – |   |   |   | •        |    |

**Description:** Integer nn is loaded to the Index Register IX. The first n operand after the Op Code is the low order byte.

| M Cycles | T States        | 4 MHz E.T. |
|----------|-----------------|------------|
| 4        | 14 (4, 4, 3, 3) | 3.50       |

Zapisz do rejestru indeksowego IX liczbę 16-to bitową nn

#### LD HL, (nn)

Operation:  $H \leftarrow (nn+1), L \leftarrow (nn)$ 

Op Code: LD

Operands: HL, (nn)

| 0 | 0 | 1 | 0     | 1 | 0 | 1 | 0 | 2A |
|---|---|---|-------|---|---|---|---|----|
| - |   |   | – n – |   |   |   | 1 |    |
| 4 |   |   | - n-  |   |   |   | - |    |

**Description:** The contents of memory address (nn) are loaded to the low order portion of

register pair HL (register L), and the contents of the next highest memory address (nn+1) are loaded to the high order portion of HL (register H). The

first n operand after the Op Code is the low order byte of nn.

| M Cycles | T States           | 4 MHz E.T. |
|----------|--------------------|------------|
| 5        | 16 (4, 3, 3, 3, 3) | 4.00       |

Załadowanie zawartość dwóch kolejnych komórek pamięci spod adresu nn do pary rejestrów HL

#### LD dd, (nn)

Operation:  $ddh \leftarrow (nn+1) ddl \leftarrow (nn)$ 

Op Code: LD

Operands: dd, (nn)

| 1 | 1 | 1 | 0    | 1 | 1 | 0 | 1 | ED |
|---|---|---|------|---|---|---|---|----|
| 0 | 1 | d | d    | 1 | 0 | 1 | 1 |    |
| 4 |   |   | _ n- |   |   |   | + |    |
| • |   |   | n -  |   |   |   | - |    |

**Description:** The contents of address (nn) are loaded to the low order portion of register pair dd, and the contents of the next highest memory address (nn+1) are loaded to the high order portion of dd. Register pair dd defines BC, DE, HL, or SP register pairs, assembled as follows in the object code:

| Pair | dd |
|------|----|
| BC   | 00 |
| DE   | 01 |
| HL   | 10 |
| SP   | 11 |

The first n operand after the Op Code is the low order byte of (nn).

| M Cycles | T States              | 4 MHz E.T. |  |
|----------|-----------------------|------------|--|
| 6        | 20 (4, 4, 3, 3, 3, 3) | 5.00       |  |

Załadowanie do pary rejestrów dd zawartości komórek pamięci spod adresu nn

#### PUSH qq

Operation:  $(SP-2) \leftarrow qqL, (SP-1) \leftarrow qqH$ 

Op Code: **PUSH** 

Operands: qq

| 1 1 | q q | 0 1 | 0 | 1 |
|-----|-----|-----|---|---|
|-----|-----|-----|---|---|

**Description:** The contents of the register pair qq are pushed to the external memory LIFO (last-in, first-out) Stack. The Stack Pointer (SP) register pair holds the 16-bit address of the current top of the Stack. This instruction first decrements SP and loads the high order byte of register pair qq to the memory address specified by the SP. The SP is decremented again and loads the low order byte of qq to the memory location corresponding to this new address in the SP. The operand qq identifies register pair BC, DE, HL, or AF, assembled as follows in the object code:

| Pair     | qq           |            |
|----------|--------------|------------|
| BC       | 00           |            |
| DE       | 01           |            |
| HL       | 10           |            |
| AF       | 11           |            |
| M Cycles | T States     | 4 MHz E.T. |
| 3        | 11 (5, 3, 3) | 2.75       |

Złóż na stosie parę rejestrów qq

#### POP gg

Operation:  $qqH \leftarrow (SP+1), qqL \leftarrow (SP)$ 

Op Code: POP

Operands: qq

| 1 1 | q | q | 0 | 0 | 0 | 1 |
|-----|---|---|---|---|---|---|
|-----|---|---|---|---|---|---|

**Description:** The top two bytes of the external memory LIFO (last-in, first-out) Stack are popped to register pair qq. The Stack Pointer (SP) register pair holds the 16-bit address of the current top of the Stack. This instruction first loads to the low order portion of qq, the byte at memory location corresponding to the contents of SP; then SP is incriminated and the contents of the corresponding adjacent memory location are loaded to the high order portion of qq and the SP is now incriminated again. The operand qq identifies register pair BC, DE, HL, or AF, assembled as follows in the object code:

| r            |                            |
|--------------|----------------------------|
| 00           |                            |
| 01           |                            |
| 10           |                            |
| 11           |                            |
| T States     | 4 MHz E.T.                 |
| 10 (4, 3, 3) | 2.50                       |
|              | 01<br>10<br>11<br>T States |

Ściągnij ze stosu dane do pary rejestrów qq

#### Instrukcje arytmetyczne 8-mio bitowe

ADD A, r

Operation:  $A \leftarrow A + r$ 

Op Code: ADD

Operands: A, r

| 1 | 0 | 0 | 0 | 0 | 4 | - r - | - |
|---|---|---|---|---|---|-------|---|
|---|---|---|---|---|---|-------|---|

**Description:** The contents of register r are added to the contents of the Accumulator, and the result is stored in the Accumulator. The symbol r identifies the registers A, B, C, D, E, H, or L, assembled as follows in the object code:

| Register | r        |            |
|----------|----------|------------|
| A        | 111      |            |
| В        | 000      |            |
| С        | 001      |            |
| D        | 010      |            |
| E        | 011      |            |
| Н        | 100      |            |
| L        | 101      |            |
| M Cycles | T States | 4 MHz E.T. |
| 1        | 4        | 1.00       |

Dodaj do zawartości A zawartość innego rejestru, wynik umieść w A

#### ADD A, n

Operation:  $A \leftarrow A + n$ 

Op Code: ADD

Operands: A, n

| 1 | 1 | 0 | 0     | 0 | 1 | 1 | 0 | C6 |
|---|---|---|-------|---|---|---|---|----|
| 4 |   |   | _ n _ |   |   |   | - |    |

**Description:** The integer n is added to the contents of the Accumulator, and the results are stored in the Accumulator.

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 2        | 7 (4, 3) | 1.75       |

Dodaj do zawartości A liczbę 8-mio bitową, wynik umieść w A



Odejmij od zawartości A zawartość: rejestru, liczbę n, zawartość komórki pamięci adresowanej przez HL, IX, IY, wynik w A

|            | SBC A, s                                                                                                             |   |   |   |     |   |   |       |   |    | Register | r   |
|------------|----------------------------------------------------------------------------------------------------------------------|---|---|---|-----|---|---|-------|---|----|----------|-----|
| Operation: | $\mathbf{A} \leftarrow \mathbf{A} - \mathbf{s} - \mathbf{C} \mathbf{Y}$                                              |   |   |   |     |   |   |       |   |    | В        | 000 |
| Op Code:   | SBC                                                                                                                  |   |   |   |     |   |   |       |   |    | C        | 001 |
| Operands:  | A, s                                                                                                                 |   |   |   |     |   |   |       |   |    | D        | 010 |
|            | The s operand is any                                                                                                 |   |   |   |     |   | - |       |   |    | E        | 011 |
|            | analogous ADD instructions. These possible Op Code/operand combinations are assembled as follows in the object code: |   |   |   |     |   |   |       |   | Н  | 100      |     |
|            | SBC A, r                                                                                                             | 1 | 0 | 0 | 1   | 1 | • | - r*- | - |    | L        | 101 |
|            | SBC A, n                                                                                                             | 1 | 1 | 0 | 1   | 1 | 1 | 1     | 0 | DE | A        | 111 |
|            |                                                                                                                      | • |   |   | n-  |   |   |       | - |    |          |     |
|            | SBC A, (HL)                                                                                                          | 1 | 0 | 0 | 1   | 1 | 1 | 1     | 0 | 9E |          |     |
|            | SBC A, (IX+d)                                                                                                        | 1 | 1 | 0 | 1   | 1 | 1 | 0     | 1 | DD |          |     |
|            |                                                                                                                      | 1 | 0 | 0 | 1   | 1 | 1 | 1     | 0 | 9E |          |     |
|            |                                                                                                                      | • |   |   | _d_ |   |   |       | - |    |          |     |
|            | SBC A, (IY+d)                                                                                                        | 1 | 1 | 1 | 1   | 1 | 1 | 0     | 1 | FD |          |     |
|            |                                                                                                                      | 1 | 0 | 0 | 1   | 1 | 1 | 1     | 0 | 9E |          |     |
|            |                                                                                                                      | • |   |   | _d_ |   |   |       | - |    |          |     |

Odejmij od zawartości A zawartość: rejestru, liczbę n, zawartość komórki pamięci adresowanej przez HL, IX, IY oraz znacznika C, wynik w A



Wymnóż logicznie zawartość A z zawartością: rejestru, liczbą n, zawartością komórki pamięci adresowanej przez HL, IX, IY, wynik w A



Dodaj logicznie zawartość A z zawartością: rejestru, liczbą n, zawartością komórki pamięci adresowanej przez HL, IX, IY, wynik w A



Wykonaj operację XOR zawartości A z zawartością: rejestru, liczbą n, zawartością komórki pamięci adresowanej przez HL, IX, IY, wynik w A



Porównaj zawartość A z zawartością: rejestru, liczbą n, zawartością komórki pamięci adresowanej przez HL, IX, IY, wyniku nie zapisuj

#### INC r

Operation:  $r \leftarrow r + 1$ 

Op Code: INC

Operands: r

| 0 | 0 | 4 | - r – | - | 1 | 0 | 0 |
|---|---|---|-------|---|---|---|---|
|---|---|---|-------|---|---|---|---|

**Description:** Register r is incremented and register r identifies any of the registers A, B, C, D, E, H, or L, assembled as follows in the object code.

| Register | r        |            |
|----------|----------|------------|
| A        | 111      |            |
| В        | 000      |            |
| C        | 001      |            |
| D        | 010      |            |
| E        | 011      |            |
| Н        | 100      |            |
| L        | 101      |            |
| M Cycles | T States | 4 MHz E.T. |
| 1        | 4        | 1.00       |

Zwiększ o 1 zawartość rejestru r

|            | DEC         | Register | r   |
|------------|-------------|----------|-----|
|            | DEC m       | В        | 000 |
| Operation: | m ← m- 1    | C        | 001 |
| -          | *** ' *** * | D        | 010 |
| Op Code:   | DEC         | E        | 011 |
|            |             | Н        | 100 |
| Operands:  | m           | L        | 101 |
|            |             | A        | 111 |

The m operand is any of r, (HL), (IX+d), or (IY+d), as defined for the analogous INC instructions. These possible Op Code/operand combinations are assembled as follows in the object code:

| DEC r*     | 0 | 0   | + | - r – | -   | 1 | 0 | 1 |          |
|------------|---|-----|---|-------|-----|---|---|---|----------|
| DEC (HL)   | 0 | 0   | 1 | 1     | 0   | 1 | 0 | 1 | 35       |
| DEC (IX+d) | 1 | 1   | 0 | 1     | 1   | 1 | 0 | 1 | DD       |
|            | 0 | 0   | 1 | 1     | 0   | 1 | 0 | 1 | 35       |
|            |   |     | - |       |     |   | • |   |          |
|            | 4 |     |   |       | i — |   |   | - |          |
| DEC (IY+d) | 1 | 1   | 1 | 1     | 1   | 1 | 0 | 1 | FD       |
| DEC (IY+d) | 1 | 1 0 | 1 |       |     | 1 | 0 | 1 | FD<br>35 |

Zmniejsz o 1 zwartość rejestru r, komórki pamięci o adresie zawartym w HL, o adresie zwartym w IX lub IY z offsetem d

# Rozkazy arytmetyczne ogólnego przeznaczenia oraz sterujące CPU

DAA

Operation:

Op Code: DAA



M Cycles T States 4 MHz E.T.
1 4 1.00

Korekcja dziesiętna po dodawaniu i odejmowaniu

| Operation |   | Hex Value In<br>Upper Digit<br>(bit 7-4) | H Before<br>DAA | Hex Value<br>In Lower<br>Digit<br>(bit 3-0) | Number<br>Added To<br>Byte | C After<br>DAA |
|-----------|---|------------------------------------------|-----------------|---------------------------------------------|----------------------------|----------------|
|           | 0 | 9-0                                      | 0               | 0-9                                         | 00                         | 0              |
|           | 0 | 0-8                                      | 0               | A-F                                         | 06                         | 0              |
|           | 0 | 0-9                                      | 1               | 0-3                                         | 06                         | 0              |
| ADD       | 0 | A-F                                      | 0               | 0-9                                         | 60                         | 1              |
| ADC       | 0 | 9-F                                      | 0               | A-F                                         | 66                         | 1              |
| INC       | 0 | A-F                                      | 1               | 0-3                                         | 66                         | 1              |
|           | 1 | 0-2                                      | 0               | 0-9                                         | 60                         | 1              |
|           | 1 | 0-2                                      | 0               | A-F                                         | 66                         | 1              |
|           | 1 | 0-3                                      | 1               | 0-3                                         | 66                         | 1              |
| SUB       | 0 | 0-9                                      | 0               | 0-9                                         | 00                         | 0              |
| SBC       | 0 | 0-8                                      | 1               | 6-F                                         | FA                         | 0              |
| DEC       | 1 | 7-F                                      | 0               | 0-9                                         | A0                         | 1              |
| NEG       | 1 | 6-7                                      | 1               | 6-F                                         | 9A                         | 1              |

Przykłady korekcji dziesiętnej



Operation:  $A \leftarrow \overline{A}$ 

Op Code: CPL

0 0 1 0 1 1 1 2F

**Description:** The contents of the Accumulator (register A) are inverted (one's complement).

M Cycles T States 4 MHz E.T. 1 4 1.00

Zanegowanie zawartości akumulatora

NEG

Operation:  $A \leftarrow 0 - A$ 

Op Code: NEG

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44 |

**Description:** The contents of the Accumulator are negated (two's complement). This is the same as subtracting the contents of the Accumulator from zero. Note that 80H is left unchanged.

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 2        | 8 (4, 4) | 2.00       |

**Example:** If the contents of the Accumulator are

| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

at execution of NEG the Accumulator contents are

| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

Negacja zawartości akumulatora

CCF

Operation:  $CY \leftarrow \overline{CY}$ 

Op Code: CCF

0 0 1 1 1 1 1 1 3F

**Description:** The Carry flag in the F register is inverted.

M Cycles T States 4 MHz E.T. 1 4 1.00

Negacja bitu przeniesienia

SCF

Operation:  $CY \leftarrow 1$ 

Op Code: SCF

| 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 37 |
|---|---|---|---|---|---|---|---|----|
|---|---|---|---|---|---|---|---|----|

**Description:** The Carry flag in the F register is set.

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 1        | 4        | 1.00       |

Ustawienie bitu przeniesienia

Operation: —

Op Code: NOP



Description: The CPU performs no operation during this machine cycle.

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 1        | 4        | 1.00       |

Operacja pusta (No operating) nic nie rób

## Rozkazy arytmetyczne 16-to bitowe

#### ADD HL, ss

Operation:  $HL \leftarrow HL + ss$ 

Op Code: ADD

Operands: HL, ss

| 0 | 0 | s | S | 1 | 0 | 0 | 1 |
|---|---|---|---|---|---|---|---|
|---|---|---|---|---|---|---|---|

**Description:** The contents of register pair ss (any of register pairs BC, DE, HL, or SP)

are added to the contents of register pair HL and the result is stored in HL.

Operand ss is specified as follows in the assembled object code.

| Register |    |
|----------|----|
| Pair     | ss |
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 11 (4, 4, 3) | 2.75       |

Do zawartości HL dodaj zawartości pary rejestrów ss, wynik w HL

#### ADC HL, ss

**Operation:**  $HL \leftarrow HL + ss + CY$ 

Op Code: ADC

Operands: HL, ss

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | s | s | 1 | 0 | 1 | 0 |    |

**Description:** The contents of register pair ss (any of register pairs BC, DE, HL, or SP) are added with the Carry flag (C flag in the F register) to the contents of register pair HL, and the result is stored in HL. Operand ss is specified as follows in the assembled object code.

| Register |                 |            |
|----------|-----------------|------------|
| Pair     | SS              |            |
| BC       | 00              |            |
| DE       | 01              |            |
| HL       | 10              |            |
| SP       | 11              |            |
| M Cycles | T States        | 4 MHz E.T. |
| 4        | 15 (4, 4, 4, 3) | 3.75       |

Do zawartości HL dodaj zawartości pary rejestrów ss oraz bitu C, wynik w HL

#### SBC HL, ss

Operation:  $HL \leftarrow HI - ss - CY$ 

Op Code: SBC

Operands: HL, ss

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | s | s | 0 | 0 | 1 | 0 |    |

**Description:** The contents of the register pair ss (any of register pairs BC, DE, HL, or SP) and the Carry Flag (C flag in the F register) are subtracted from the contents of register pair HL, and the result is stored in HL. Operand ss is specified as follows in the assembled object code.

| Register |    |
|----------|----|
| Pair     | ss |
| BC       | 00 |
| DE       | 01 |
| HL       | 10 |
| SP       | 11 |
|          |    |

| M Cycles | T States        | 4 MHz E.T. |
|----------|-----------------|------------|
| 4        | 15 (4, 4, 4, 3) | 3.75       |

Odejmij od zawartości HL zawartość pary rejestrów ss oraz bitu C, wynik w HL

## Rozkazy rotacji i przesunięć

Operation:



Op Code: RLCA

Operands: -

| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 |
|---|---|---|---|---|---|---|---|----|
|---|---|---|---|---|---|---|---|----|

Description: The contents of the Accumulator (register A) are rotated left 1-bit position.

The sign bit (bit 7) is copied to the Carry flag and also to bit 0. Bit 0 is the

least-significant bit.

M cycles T States 4 MHz E.T. 4 1.00

Przesuń zawartość akumulatora A o jeden bit w lewo, najstarszy bit 7 wpisz na bit 0 oraz na bit przeniesienia C



Operation:



Op Code: RLA

Operands:

| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 17 |
|---|---|---|---|---|---|---|---|----|
|---|---|---|---|---|---|---|---|----|

**Description:** The contents of the Accumulator (register A) are rotated left 1-bit position through the Carry flag. The previous content of the Carry flag is copied to bit 0. Bit 0 is the least-significant bit.

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 1        | 4        | 1.00       |

Przesuń zawartość akumulatora o jeden bit w lewo "via" bit przeniesienia C. Najstarszy bit 7 A wpisz do C, C przepisz na najmłodszy bit 0 A

## Rozkazy ustawiania, kasowania i testowania bitów

Operation:  $Z \leftarrow \overline{rb}$ 

Op Code: BIT

Operands: b, r

| 1 | 1 | 0        | 0     | 1 | 0 | 1     | 1 | СВ |
|---|---|----------|-------|---|---|-------|---|----|
| 0 | 1 | <b>+</b> | – b – | - | + | - r - | • |    |

**Description:** This instruction tests bit b in register r and sets the Z flag accordingly. Operands b and r are specified as follows in the assembled object code:

| Bit Tested | b        | Regis | ter  | r |
|------------|----------|-------|------|---|
| 0          | 000      | В     | 000  |   |
| 1          | 001      | C     | 001  |   |
| 2          | 010      | D     | 010  |   |
| 3          | 011      | E     | 011  |   |
| 4          | 100      | H     | 100  |   |
| 5          | 101      | L     | 101  |   |
| 6          | 110      | A     | 111  |   |
| 7          | 111      |       |      |   |
| M Cycles   | T States | 4 MHz | E.T. |   |
| 2          | 8 (4, 4) | 4.50  |      |   |

Wpisanie od znacznika Z zanegowanej wartości bitu o numerze b (0-7) w rejestrze r

BIT b, (HL)

Operation:  $Z \leftarrow (\overline{HL})b$ 

Op Code: BIT

Operands: b, (HL)

| 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | СВ |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 |   | b |   | 1 | 1 | 0 |    |

**Description:** This instruction tests bit b in the memory location specified by the contents of the HL register pair and sets the Z flag accordingly. Operand b is specified as follows in the assembled object code:

| Bit Tested | b              |            |
|------------|----------------|------------|
| 0          | 000            |            |
| 1          | 001            |            |
| 2          | 010            |            |
| 3          | 011            |            |
| 4          | 100            |            |
| 5          | 101            |            |
| 6          | 110            |            |
| 1          | 111            |            |
| M Cycles   | T States       | 4 MHz E.T. |
| 3          | 12 (4, 4, 4) 4 | 3.00       |

Wpisanie od znacznika Z zanegowanej wartości bitu o numerze b (0-7) w komórce pamięci o adresie zawartym w HL

## Rozkazy skoków

Klasyfikacja rozkazów skoków



W Z80 występują wszystkie rodzaje skoków

JP nn

Operation:  $PC \leftarrow nn$ 

Op Code: JP

Operands: nn

| 1 | 1 | 0 | 0     | 0 | 0 | 1 | 1 | С3 |
|---|---|---|-------|---|---|---|---|----|
| 4 |   |   | — n — |   |   |   | - | •  |
| - |   |   | _ n_  |   |   |   | - |    |

Note: The first operand in this assembled object code is the low order byte of a two-byte address.

**Description:** Operand nn is loaded to register pair PC (Program Counter). The next instruction is fetched from the location designated by the new contents of the PC.

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 10 (4, 3, 3) | 2.50       |

Skok bezwarunkowy, bezpośredni pod adres nn

Operation: IF  $\infty$  true,  $PC \leftarrow m$ 

Op Code:  $\mathbf{IP}$ 

Operands: ec, nn

| 1 | 1 | - | 8            | • | 0 | 1 | 0 |
|---|---|---|--------------|---|---|---|---|
| - |   |   | – n <i>–</i> |   |   |   | + |
| - |   |   | – n <i>–</i> |   |   |   | - |

The first  $\pi$  operand in this assembled object code is the low order byte of a 2-byte memory address.

**Description:** If condition on is true, the instruction loads operand no to register pair PC. (Program Counter), and the program continues with the instruction beginning at address nm. If condition on is false, the Program Counter is incremented as usual, and the program continues with the next sequential instruction. Condition on is programmed as one of eight status that corresponds to condition bits in the Flag Register (register F). These eightstatus are defined in the table below that also specifies the corresponding. on bit fields in the assembled object code.

|     |                 | Relevant |
|-----|-----------------|----------|
| CC  | Condition       | Flag     |
| 000 | NZ non zero     | Z        |
| 001 | Z zero          | Z        |
| 010 | NC по сапту     | C        |
| 011 | C carry         | C        |
| 100 | PO parity odd   | P/V      |
| 101 | PE parity even  | P/V      |
| 110 | P sign positive | 8        |
| 111 | M sign negative | 8        |

Skocz pod adres bezpośredni nn, jeśli warunek cc jest spełniony

Operation:  $PC \leftarrow PC + e$ 

Op Code: JR

Operands:

| 0 | 0 | 0 | 1     | 1 | 0 | 0 | Ū | 18 |
|---|---|---|-------|---|---|---|---|----|
| ŧ |   |   | - 0-2 |   |   |   | - |    |

Description: This instruction provides for unconditional branching to other segments of

a program. The value of the displacement = is added to the Program
Counter (PC) and the next instruction is fetched from the location
destroyed by the next contents of the RC. This turns is measured from the

designated by the new contents of the PC. This jump is measured from the address of the instruction Op Code and has a range of 126 to +129 bytes.

The assembler automatically adjusts for the twice incremented PC.

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 12 (4, 3, 5) | 3.00       |

Condition Bits Affected: None

Example: To jump forward five locations from address 480, the following assembly

language statement is used an \$+5

The resulting object code and final PC value is shown below:

| Location | Instruction     |
|----------|-----------------|
| 4.80     | 18              |
| 4.81     | 03              |
| 4.82     |                 |
| 4.83     | -               |
| 484      | -               |
| 485      | ← PC after jump |

Skocz bezwarunkowo względem aktualnego PC o przesunięcia e (U2)

Operation: If C = 0, continue

If C = 1,  $PC \leftarrow PC + e$ 

Op Code: JR.

Operands: C. e

| 0 | 0 | 1 | 1     | 1 | 0 | 0 | 0 | 3 |
|---|---|---|-------|---|---|---|---|---|
| + |   |   | - 6-2 |   |   |   | - |   |

**Description:** This instruction provides for conditional branching to other segments of a program depending on the results of a test on the Carry Flag. If the flag is equal to a 1, the value of the displacement e is added to the Program Counter (PC) and the next instruction is fetched from the location. designated by the new contents of the PC. The jump is measured from the address of the instruction Op Code and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.

> If the flag is equal to a 0, the next instruction executed is taken from the location following this instruction. If condition is met

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 12 (4, 3, 5) | 3.00       |

If condition is not met:

| M Cycles | T States | 4 MHz E.T. |
|----------|----------|------------|
| 2        | 7 (4, 3) | 1.75       |

Skocz jeśli bit C=1 pod adres określony przez aktualne PC i offset e (U2)

Operation: If C = 1, continue

If C = 0,  $PC \leftarrow PC + e$ 

Op Code: JR.

Operands: NC, e

| 0 | 0 | 7 | 1     | 0 | 0 | 0 | 0 | 30 |
|---|---|---|-------|---|---|---|---|----|
| - |   |   | - e-2 |   |   |   | - |    |

Description: This instruction provides for conditional branching to other segments of a

program depending on the results of a test on the Carry Flag. If the flag is equal to 0, the value of the displacement  $\alpha$  is added to the Program Counter (PC) and the next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction Op Code and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.

If the flag is equal to a 1, the next instruction executed is taken from the location following this instruction.

If the condition is met:

If the condition is not met:

Skocz jeśli bit C=0 pod adres określony przez aktualne PC i offset e (U2)

DJNZ, e

Operation:

Op Code: DJNZ

Operands:

| 0 | 0 | 0 | 1     | 0 | 0 | 0 | 0 | 10 |
|---|---|---|-------|---|---|---|---|----|
| 4 |   |   | -e-2- |   |   |   | • |    |

**Description:** This instruction is similar to the conditional jump instructions except that a register value is used to determine branching. The B register is decremented, and if a non zero value remains, the value of the displacement e is added to the Program Counter (PC). The next instruction is fetched from the location designated by the new contents of the PC. The jump is measured from the address of the instruction Op Code and has a range of -126 to +129 bytes. The assembler automatically adjusts for the twice incremented PC.

> If the result of decrementing leaves B with a zero value, the next instruction executed is taken from the location following this instruction.

if  $B \neq 0$ :

| M Cycles              | T States    | 4 MHz E.T. |
|-----------------------|-------------|------------|
| 3                     | 13 (5,3, 5) | 3.25       |
| If $\mathbf{B} = 0$ : |             |            |
| M Cycles              | T States    | 4 MHz E.T. |
| 2                     | 8 (5, 3)    | 2.00       |

Zmniejsz zawartość rejestru B o1 i wykonaj skok względem PC z offsetem e, jeśli nie zero

#### CALL nn

**Operation:**  $(SP-1) \leftarrow PCH, (SP-2) \leftarrow PCL, PC \leftarrow nn$ 

Op Code: CALL

Operands: nn



The first of the two n operands in the assembled object code above is the least-significant byte of a 2-byte memory address.

Wywołanie bezwarunkowe procedury o adresie bezpośrednim nn

#### CALL cc, nn

**Operation:** IF cc true:  $(sp-1) \leftarrow PCH$ 

 $(sp-2) \leftarrow PCL, pc \leftarrow nn$ 

Op Code: CALL

Operands: cc, nn



Note: The first of the two n operands in the assembled object code above is the least-significant byte of the 2-byte memory address.

Wywołanie warunkowe procedury z adresem bezpośrednim

RET

Operation:  $pCL \leftarrow (sp), pCH \leftarrow (sp+1)$ 

Op Code: RET

| 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | C9 |
|---|---|---|---|---|---|---|---|----|
|---|---|---|---|---|---|---|---|----|

**Description:** The byte at the memory location specified by the contents of the Stack Pointer (SP) register pair is moved to the low order eight bits of the Program Counter (PC). The SP is now incremented and the byte at the memory location specified by the new contents of this instruction is fetched from the memory location specified by the PC. This instruction is normally used to return to the main line program at the completion of a routine entered by a CALL instruction.

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 10 (4, 3, 3) | 2.50       |

Powrót bezwarunkowy z procedury

#### RET cc

**Operation:** If cc true:  $PCL \leftarrow (sp)$ ,  $pCH \leftarrow (sp+1)$ 

Op Code: RET

Operands: cc



### Powrót warunkowy z procedury

|     |                 | Relevant |
|-----|-----------------|----------|
| CC  | Condition       | Flag     |
| 000 | NZ non zero     | Z        |
| 001 | Z zero          | Z        |
| 010 | NC non carry    | С        |
| 011 | C carry         | C        |
| 100 | PO parity odd   | P/V      |
| 101 | PE parity even  | P/V      |
| 110 | P sign positive | S        |
| 111 | M sign negative | S        |

Warunki powrotu

RETI

Operation: Return from Interrupt

Op Code: RETI

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 4D |

**Description:** This instruction is used at the end of a maskable interrupt service routine to:

- Restore the contents of the Program Counter (PC) (analogous to the RET instruction)
- Signal an I/O device that the interrupt routine is completed. The RETI instruction also facilitates the nesting of interrupts, allowing higher priority devices to temporarily suspend service of lower priority service routines. However, this instruction does not enable interrupts that were disabled when the interrupt routine was entered. Before doing the RETI instruction, the enable interrupt instruction (BI) should be executed to allow recognition of interrupts after completion of the current service routine.

| M Cycles | T States        | 4 MHz E.T. |
|----------|-----------------|------------|
| 4        | 14 (4, 4, 3, 3) | 3.50       |

Powrót z przerwania maskowalnego

RETN

Operation: Return from non maskable interrupt

Op Code: RETN

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 45 |

**Description:** This instruction is used at the end of a non-maskable interrupts service routine to restore the contents of the Program Counter (PC) (analogous to the RET instruction). The state of IFF2 is copied back to IFF1 so that maskable interrupts are enabled immediately following the RETN if they were enabled before the nonmaskable interrupt.

| M Cycles | T States        | 4 MHz E.T. |
|----------|-----------------|------------|
| 4        | 14 (4, 4, 3, 3) | 3.50       |

Powrót z przerwania nieaskowalnego, powoduje odtworzenie maski przerwań maskowalnych

## Instrukcje wejścia-wyjścia

IN A, (n)

Operation:  $A \leftarrow (n)$ 

Op Code: IN

Operands: A, (n)

| 1 | 1 | 0 | 1     | 1 | 0 | 1 | 1 | DB |
|---|---|---|-------|---|---|---|---|----|
| - |   |   | _ n _ |   |   |   | - |    |

**Description:** The operand n is placed on the bottom half (A0 through A7) of the address

bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator also appear on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data

bus and written to the Accumulator (register A) in the CPU.

| M Cycles | T States     | 4 MHz LT. |
|----------|--------------|-----------|
| 3        | 11 (4, 3, 4) | 2.75      |

Odczyt na akumulator danej z urządzenia we-wy o adresie n

Operation:  $r \leftarrow (C)$ 

Op Code: IN

Operands: r, (C)

| 1 | 1 | 1        | 0     | 1 | 1 | 0 | 1 | ЕВ |
|---|---|----------|-------|---|---|---|---|----|
| 0 | 1 | <b>—</b> | - r - | - | 0 | 0 | 0 |    |

Description: The contents of register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then one byte from the selected port is placed on the data bus and written to register r in the CPU. Register r identifies any of the CPU registers shown in the following table, which also indicates the corresponding 3-bit r field for each. The flags are affected, checking the input data.

| Register | r         |                                 |
|----------|-----------|---------------------------------|
| Flag     | 110       | Undefined Op Code, set the flag |
| В        | 000       |                                 |
| С        | 001       |                                 |
| D        | 010       |                                 |
| Е        | 011       |                                 |
| Н        | 100       |                                 |
| L        | 101       |                                 |
| A        | 111       |                                 |
| M Cycles | T State   | es 4 MHz E.T.                   |
| 3        | 12 (4, 4, | 4) 3.00                         |

Odczyt do rejestru r danej z urządzenia we-wy o adresie zawartym w rejestrze C

OUT (n), A

Operation:  $(n) \leftarrow A$ 

Op Code: OUT

Operands: (n), A

| 1 | 1 | 0 | 1   | 0 | 0 | 1 | 1        | D3 |
|---|---|---|-----|---|---|---|----------|----|
| - |   |   | _n_ |   |   |   | <b>+</b> |    |

**Description:** The operand n is placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of the Accumulator (register A) also appear on the top half (A8 through A15) of the address bus at this time. Then the byte contained in the Accumulator is placed on the data bus and written to the selected peripheral device.

| M Cycles | T States     | 4 MHz E.T. |
|----------|--------------|------------|
| 3        | 11 (4, 3, 4) | 2.75       |

Wyślij zawartość akumulatora A do urządzenia we-wy o adresie n

OUT (C), r

Operation:  $(C) \leftarrow r$ 

Op Code: OUT

Operands: (C), r

| 1 | 1 | 1 | 0     | 1 | 1 | 0 | 1 | ED |
|---|---|---|-------|---|---|---|---|----|
| 0 | 1 | • | – r – | - | 0 | 0 | 1 |    |

**Description:** The contents of register C are placed on the bottom half (A0 through A7) of the address bus to select the I/O device at one of 256 possible ports. The contents of Register B are placed on the top half (A8 through A15) of the address bus at this time. Then the byte contained in register r is placed on the data bus and written to the selected peripheral device. Register r identifies any of the CPU registers shown in the following table, which also shows the corresponding three-bit r field for each that appears in the assembled object code:

| Register | r            |            |
|----------|--------------|------------|
| В        | 000          |            |
| C        | 001          |            |
| D        | 010          |            |
| E        | 011          |            |
| H        | 100          |            |
| L        | 101          |            |
| A        | 111          |            |
| M Cycles | T States     | 4 MHz E.T. |
| 3        | 12 (4, 4, 4) | 3.00       |

Wyślij zawartość rejestru r do urządzenia we-wy o adresie zawartym w

## Przesłania blokowe w obszarze pamięci

#### LDI

**Operation:** (DE)  $\leftarrow$  (HL), DE  $\leftarrow$  DE + 1, HL  $\leftarrow$  HL + 1, BC  $\leftarrow$  BC -1

Op Code: LDI

Operands: (SP), HL

| 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | ED |
|---|---|---|---|---|---|---|---|----|
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Α0 |

Description: A byte of data is transferred from the memory location addressed, by the

contents of the HL register pair to the memory location addressed by the

contents of the DE register pair. Then both these register pairs are

incremented and the BC (Byte Counter) register pair is decremented.

| M Cycles | T States        | 4 MHz E.T. |  |  |
|----------|-----------------|------------|--|--|
| 4        | 16 (4, 4, 3, 5) | 4.00       |  |  |

#### Condition Bits Affected:

#### LDIR

Operation:  $(DE) \leftarrow (HL), DE \leftarrow DE + 1, HL \leftarrow HL + 1, BC F \leftrightarrow BC - 1$ 

Op Code: LDIR

Operands: B8

| 1 | I | 1 | 1 | 0 | 1 | 1 | 0 | 1 | EC |
|---|---|---|---|---|---|---|---|---|----|
| 1 | I | 0 | 1 | 1 | 0 | 0 | 0 | 0 | В0 |

**Description:** This 2-byte instruction transfers a byte of data from the memory location addressed by the contents of the HL register pair to the memory location addressed by the DE register pair. Both these register pairs are incremented and the BC (Byte Counter) register pair is decremented. If decrementing causes the BC to go to zero, the instruction is terminated. If BC is not zero, the program counter is decremented by two and the instruction is repeated. Interrupts are recognized and two refresh cycles are executed after each data transfer. When BC is set to zero prior to instruction execution, the instruction loops through 64 Kbytes.

For BC  $\neq 0$ :